<font face="Tahoma"><font size="4">The TAU series of workshops provide an informal forum for practitioners and researchers working on temporal aspects of digital systems to disseminate early work and engage in a free discussion of ideas. The seventeen in the TAU series, the TAU 2010 workshop invites submissions from all areas related to the timing properties of digital electronic systems, including but not limited to:</font></font> <table border="0" cellpadding="2" cellspacing="2"> <tbody><tr> <td> <p><font face="Tahoma">Formal theories and methods<br>System–level timing<br>Transistor–level timing<br>Circuit–level timing<br>Sensitivity analysis<br>Full custom design analysis<br>Integrated functional–temporal analysis<br>Incremental analysis<br>Timing issues in low power design<br>Power–delay trade–offs<br>Adjacent line switching and coupling<br>Delay models and metrics<br>Layout impact on timing<br>Timing–driven layout optimization</font></p> </td> <td> <p><font face="Tahoma">Timing–driven synthesis and re–synthesis</font><br><font face="Tahoma">Circuit optimization</font><br><font face="Tahoma">Uncertainty–based analysis</font><br><font face="Tahoma">Incorporation of RETs in timing</font><br><font face="Tahoma">Reliability impact on performance</font><br><font face="Tahoma">Process & environmental variation models</font><br><font face="Tahoma">Statistical analysis technique</font><br><font face="Tahoma">Clocking, synchronization, and skew</font><br><font face="Tahoma">Clock domains, static/dynamic logic</font><br><font face="Tahoma">Novel clocking schemes</font><br><font face="Tahoma">Special circuit families</font><br><font face="Tahoma">Asynchronous systems </font><br><font face="Tahoma">Timing implications of emerging technologies</font> </p></td></tr></tbody></table>
Abbrevation
TAU
City
San Francisco
Country
United States
Deadline Paper
Start Date
End Date
Abstract