Abbrevation
IEEE D43D-CMOSAIC
City
Grenoble
Country
France
Start Date
End Date
Abstract

<SPAN style="WIDOWS: 2; TEXT&#8211;TRANSFORM: none; TEXT&#8211;INDENT: 0px; BORDER&#8211;COLLAPSE: separate; FONT: medium &#8242;Times New Roman&#8242;; WHITE&#8211;SPACE: normal; ORPHANS: 2; LETTER&#8211;SPACING: normal; COLOR: rgb(0,0,0); WORD&#8211;SPACING: 0px" class=Apple&#8211;style&#8211;span><SPAN style="FONT&#8211;FAMILY: Arial,Helvetica,FreeSans,&#8242;Liberation Sans&#8242;,&#8242;Nimbus Sans L&#8242;,sans&#8211;serif; FONT&#8211;SIZE: 12px" class=Apple&#8211;style&#8211;span>3&#8211;D ICs enable dramatically improved performances at a much lower cost than new leading&#8211;edge CMOS technology below 32 nm transistor fabrication&#046; The success of these new ICs depends on the availability of new methodologies and skills that are required to achieve acceptable design quality and productivity&#046; This workshop brings together key actors from semiconductor companies, system design houses and EDA industry to build a vision of the next step in 3D integrated ICs design&#046; Topics addressed are: Applications requiring 3D, interconnect architectures and thermal management for 3D ICs, application partitioning, floor planning for 3D architectures, modeling, characterization and testing for 3D ICs&#046;</SPAN></SPAN>